

# Differential Clock Buffer/Driver DDR400/PC3200-Compliant

#### **Features**

- Operating frequency: 60 MHz to 230 MHz
- Supports 400-MHz DDR SDRAM
- · 10 differential outputs from one differential input
- · Spread-Spectrum-compatible
- Low jitter (cycle-to-cycle): < 75
- Very low skew: < 100 ps</li>
- Power management control input
- High-impedance outputs when input clock < 20 MHz</li>
- · 2.6V operation
- Pin-compatible with CDC857-2 and -3
- 48-pin TSSOP and 40 QFN package
- Industrial temperature of -40°C to 85°c
- · Conforms to JEDEC DDR specification

#### Description

The CY2SSTV857-32 is a high-performance, low-skew, low-jitter zero-delay buffer designed to distribute differential clocks in high-speed applications. The CY2SSTV857-32 generates ten differential pair clock outputs from one differential pair clock input. In addition, the CY2SSTV857-32 features differential feedback clock outputs and inputs. This allows the CY2SSTV857-32 to be used as a zero delay buffer.

When used as a zero delay buffer in nested clock trees, the CY2SSTV857-32 locks onto the input reference and translates with near-zero delay to low-skew outputs.







### **Pin Description**

| Pin #<br>48 TSSOP                   | Pin #<br>40 QFN              | Pin Name  | I/O <sup>[1]</sup> | Pin Description                                                                                                                                                                                     | Electrical<br>Characteristics |
|-------------------------------------|------------------------------|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 13, 14                              | 5,6                          | CLK, CLK# | I                  | Differential Clock Input.                                                                                                                                                                           | LV Differential Input         |
| 35                                  | 25                           | FBIN#     | I                  | Feedback Clock Input. Connect to FBOUT# for accessing the PLL.                                                                                                                                      | Differential Input            |
| 36                                  | 26                           | FBIN      | I                  | <b>Feedback Clock Input</b> . Connect to FBOUT for accessing the PLL.                                                                                                                               |                               |
| 3, 5, 10, 20, 22                    | 37,39,3,12,14                | Y(0:4)    | 0                  | Clock Outputs.                                                                                                                                                                                      | Differential Outputs          |
| 2, 6, 9, 19, 23                     | 36,40,2,11,15                | Y#(0:4)   | 0                  | Clock Outputs.                                                                                                                                                                                      |                               |
| 27, 29, 39, 44, 46                  | 17,19,29,32,34               | Y(9:5)    | 0                  | Clock Outputs.                                                                                                                                                                                      | Differential Outputs          |
| 26, 30, 40, 43, 47                  | 16,20,30,31,35               | Y#(9:5)   | 0                  | Clock Outputs.                                                                                                                                                                                      |                               |
| 32                                  | 21                           | FBOUT     | 0                  | Feedback Clock Output. Connect to FBIN for normal operation. A bypass delay capacitor at this output will control Input Reference/Output Clocks phase relationships.                                | Differential Outputs          |
| 33                                  | 22                           | FBOUT#    | 0                  | O Feedback Clock Output. Connect to FBIN# for normal operation. A bypass delay capacitor at this output will control Input Reference/Output Clocks phase relationships.                             |                               |
| 37                                  | 27                           | PD#       | I                  | Power Down Input. When PD# is set HIGH, all Q and Q# outputs are enabled and switch at the same frequency as CLK. When set LOW, all Q and Q# outputs are disabled Hi-Z and the PLL is powered down. |                               |
| 4, 11,12,15, 21,<br>28, 34, 38, 45  | 4,7,13,18,23,24,<br>28,33,38 | VDDQ      |                    | 2.6V Power Supply for Output Clock Buffers. 2.6V Nominal                                                                                                                                            |                               |
| 16                                  | 8                            | AVDD      |                    | 2.6V Power Supply for PLL. When VDDA is at GND, PLL is bypassed and CLK is buffered directly to the device outputs. During disable (PD# = 0), the PLL is powered down.                              |                               |
| 1, 7, 8, 18, 24, 25, 31, 41, 42, 48 | 1,10                         | VSS       |                    | Common Ground. 0.0V Ground                                                                                                                                                                          |                               |
| 17                                  | 9                            | AVSS      |                    | Analog Ground.                                                                                                                                                                                      | 0.0V Analog<br>Ground         |

Note:

A bypass capacitor (0.1 μF) should be placed as close as possible to each positive power pin (<0.2"). If these bypass capacitors are not close to the pins, their high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.</li>



#### **Zero Delay Buffer**

When used as a zero delay buffer the CY2SSTV857-32 will likely be in a nested clock tree application. For these applications, the CY2SSTV857-32 offers a differential clock input pair as a PLL reference. The CY2SSTV857-32 then can lock onto the reference and translate with near zero delay to low-skew outputs. For normal operation, the external feedback input, FBIN, is connected to the feedback output, FBOUT. By connecting the feedback output to the feedback input the propagation delay through the device is eliminated. The PLL works to align the output edge with the input reference edge thus producing a near zero delay. The reference frequency affects the static phase offset of the PLL and thus the relative delay between the inputs and outputs.

When VDDA is strapped LOW, the PLL is turned off and bypassed for test purposes.

#### **Power Management**

Output enable/disable control of the CY2SSTV857-32 allows the user to implement power management schemes into the design. Outputs are three-stated/disabled when PD# is asserted low (see *Table 1*).

**Table 1. Function Table** 

|      | Inputs |          |          |      | Outp |       |        |              |
|------|--------|----------|----------|------|------|-------|--------|--------------|
| AVDD | PD#    | CLK      | CLK#     | Υ    | Y#   | FBOUT | FBOUT# | PLL          |
| GND  | Н      | L        | Н        | L    | Н    | L     | Н      | BYPASSED/OFF |
| GND  | Н      | Н        | L        | Н    | L    | Н     | L      | BYPASSED/OFF |
| Х    | L      | L        | Н        | Z    | Z    | Z     | Z      | Off          |
| Х    | L      | Н        | L        | Z    | Z    | Z     | Z      | OFF          |
| 2.6V | Н      | L        | Н        | L    | Н    | L     | Н      | On           |
| 2.6V | Н      | Н        | L        | Н    | L    | Н     | L      | On           |
| 2.6V | Н      | < 20 MHz | < 20 MHz | Hi-Z | Hi-Z | Hi-Z  | HI-Z   | Off          |



Figure 1. Phase Error and Skew Waveforms





Figure 2. Propagation Delay Time  $t_{PLH}$ ,  $t_{PHL}$ 



Figure 3. Cycle-to-cycle Jitter



Output load capacitance for 2 DDR-SDRAM Loads: 5 pF< CL< 8 pF

Figure 4. Clock Structure # 1





Output load capacitancce for 4 DDR-SDRAM Loads: 10 pF < CL < 16 pF

Figure 5. Clock Structure # 1



Figure 6. Differential Signal Using Direct Termination Resistor



#### Absolute Maximum Conditions<sup>[2]</sup>

| Input Voltage Relative to V <sub>SS</sub> :                    | V <sub>SS</sub> – 0.3V                |
|----------------------------------------------------------------|---------------------------------------|
| Input Voltage Relative to $V_{\rm DDQ}$ or ${\rm AV}_{\rm DI}$ | <sub>D</sub> :V <sub>DDQ</sub> + 0.3V |
| Storage Temperature:                                           | 65°C to + 150°C                       |
| Operating Temperature:                                         | 40°C to +85°C                         |
| Maximum Power Supply:                                          | 3.5V                                  |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range:

 $V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DDO}$ .

Unused inputs must always be tied to an appropriate logic voltage level (either V<sub>SS</sub> or V<sub>DDO</sub>).

#### DC Electrical Specifications<sup>[3]</sup>

| Parameter        | Description                                        | Condition                                          | Min.                   | Тур.                | Max.                   | Unit |
|------------------|----------------------------------------------------|----------------------------------------------------|------------------------|---------------------|------------------------|------|
| $V_{DDQ}$        | Supply Voltage                                     | Operating                                          | 2.375                  | _                   | 2.625                  | V    |
| V <sub>IL</sub>  | Input Low Voltage                                  | PD#                                                | -                      | -                   | $0.3 \times V_{DDQ}$   | V    |
| V <sub>IH</sub>  | Input High Voltage                                 |                                                    | 0.7 × V <sub>DDQ</sub> | -                   | _                      | V    |
| $V_{ID}$         | Differential Input Voltage <sup>[4]</sup>          | CLK, FBIN                                          | 0.36                   | -                   | V <sub>DDQ</sub> + 0.6 | V    |
| V <sub>IX</sub>  | Differential Input Crossing Voltage <sup>[5]</sup> | CLK, FBIN                                          | $(V_{DDQ}/2) - 0.2$    | V <sub>DDQ</sub> /2 | $(V_{DDQ}/2) + 0.2$    | V    |
| I <sub>IN</sub>  | Input Current [CLK, FBIN, PD#]                     | $V_{IN} = 0V \text{ or } V_{IN} = V_{DDQ}$         | -10                    | -                   | 10                     | μΑ   |
| I <sub>OL</sub>  | Output Low Current                                 | V <sub>DDQ</sub> = 2.375V, V <sub>OUT</sub> = 1.2V | 26                     | 35                  | -                      | mA   |
| I <sub>OH</sub>  | Output High Current                                | V <sub>DDQ</sub> = 2.375V, V <sub>OUT</sub> = 1V   | 28                     | -32                 | -                      | mA   |
| V <sub>OL</sub>  | Output Low Voltage                                 | V <sub>DDQ</sub> = 2.375V, I <sub>OL</sub> = 12 mA | -                      | _                   | 0.6                    | V    |
| V <sub>OH</sub>  | Output High Voltage                                | $V_{\rm DDQ}$ = 2.375V, $I_{\rm OH}$ = -12 mA      | 1.7                    | -                   | _                      | V    |
| V <sub>OUT</sub> | Output Voltage Swing <sup>[6]</sup>                |                                                    | 1.1                    | -                   | V <sub>DDQ</sub> – 0.4 | V    |
| V <sub>OC</sub>  | Output Crossing Voltage <sup>[7]</sup>             |                                                    | $(V_{DDQ}/2) - 0.2$    | V <sub>DDQ</sub> /2 | $(V_{DDQ}/2) + 0.2$    | V    |
| loz              | High-Impedance Output Current                      | $V_O = GND \text{ or } V_O = V_{DDQ}$              | -10                    | _                   | 10                     | μΑ   |
| I <sub>DDQ</sub> | Dynamic Supply Current <sup>[8]</sup>              | All V <sub>DDQ</sub> , F <sub>O</sub> = 200 MHz    | -                      | 235                 | 300                    | mA   |
| I <sub>DD</sub>  | PLL Supply Current                                 | V <sub>DDA</sub> only                              | -                      | 9                   | 12                     | mA   |
| I <sub>DDS</sub> | Standby Supply Current                             | PD# = 0 and CLK/CLK# = 0 MHz                       | _                      | _                   | 100                    | μA   |
| Cin              | Input Pin Capacitance                              |                                                    | 2                      | _                   | 3.5                    | pF   |

#### **AC Electrical Specifications** [9, 10]

| Parameter                           | Description                                       | Condition                          | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------------------------------------|------------------------------------|------|------|------|------|
| f <sub>CLK</sub>                    | Operating Clock Frequency                         | $AV_{DD}, V_{DDQ} = 2.6V \pm 0.1V$ | 60   | _    | 230  | MHz  |
| t <sub>DC</sub>                     | Input Clock Duty Cycle                            |                                    | 40   | _    | 60   | %    |
| t <sub>LOCK</sub>                   | Maximum PLL lock Time                             |                                    | -    | -    | 100  | μS   |
| $D_{TYC}$                           | Duty Cycle <sup>[11]</sup>                        | 60 MHz to 100 MHz                  | 49   | 50   | 51   | %    |
|                                     |                                                   | 101 MHz to 170 MHz                 | 48   | _    | 52   | %    |
| tsl(o)                              | Output Clocks Slew Rate                           | 20%-80% of VOD                     | 1    |      | 2    | V/ns |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time <sup>[12]</sup> (all outputs)  |                                    | _    | 3    | 25   | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time <sup>[12]</sup> (all outputs) |                                    | _    | 3    | 8    | ns   |

#### Notes:

- 2. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
- 3. Unused inputs must be held HIGH or LOW to prevent them from floating
- Differential input signal voltage specifies the differential voltage VTR–VCPI required for switching, where VTR is the true input level and VCP is the complementary input level. See *Figure* 6.
- 5. Differential cross-point input voltage is expected to track V<sub>DDQ</sub> and is the voltage at which the differential signal must be crossing.
- 6. For load conditions see Figure 6.
- The value of VOC is expected to be (VTR + VCP)/2. In case of each clock directly terminated by a  $120\Omega$  resistor. See *Figure* 6.
- 8. All outputs switching load with 14 pF in  $60\Omega$  environment. See Figure 6.
- 9. Parameters are guaranteed by design and characterization. Not 100% tested in production.
- 10. PLL is capable of meeting the specified parameters while supporting SSC synthesizers with modulation frequency between 30 kHz and 50 kHz with a down spread or -0.5%.
- 11. While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formula: duty cycle = t<sub>WHC</sub>/t<sub>C</sub>, where the cycle time(tC) decreases as the frequency goes up.
- 12. Refers to transition of non-inverting output.



# AC Electrical Specifications(continued)[9, 10]

| Parameter                          | Description                                   | Condition      | Min.        | Тур. | Max. | Unit |
|------------------------------------|-----------------------------------------------|----------------|-------------|------|------|------|
|                                    | Cycle to Cycle Jitter [10]                    | f > 66 MHz     | <b>–</b> 75 | _    | 75   | ps   |
| tjit(h-per)                        | Half-period jitter <sup>[10, 13]</sup>        | f > 66 MHz     | -100        | _    | 100  | ps   |
| t <sub>PLH(</sub> t <sub>PD)</sub> | Low-to-High Propagation Delay, CLK to Y       | Test Mode only | 1.5         | 3.5  | 7.5  | ns   |
| t <sub>PHL</sub> (t <sub>PD)</sub> | High-to-Low Propagation Delay, CLK to Y       |                | 1.5         | 3.5  | 7.5  | ns   |
| t <sub>SK(O)</sub>                 | Any Output to Any Output Skew <sup>[14]</sup> |                | _           | _    | 100  | ps   |
| t <sub>PHASE</sub>                 | Phase Error <sup>[14]</sup>                   |                | -50         | _    | 50   | ps   |

### **Ordering Information**

| Part Number                       | Package Type               | Product Flow             |
|-----------------------------------|----------------------------|--------------------------|
| CY2SSTV857ZC-32                   | 48-pin TSSOP               | Commercial, 0° to 70°C   |
| CY2SSTV857ZC-32T                  | 48-pin TSSOP-Tape and Reel | Commercial, 0° to 70°C   |
| CY2SSTV857LFC-32 <sup>[15]</sup>  | 40-pin QFN                 | Commercial, 0° to 70°C   |
| CY2SSTV857LFC-32T <sup>[15]</sup> | 40-pin QFN-Tape and Reel   | Commercial, 0° to 70°C   |
| CY2SSTV857ZI-32                   | 48-pin TSSOP               | Industrial, –40° to 85°C |
| CY2SSTV857ZI-32T                  | 48-pin TSSOP-Tape and Reel | Industrial, –40° to 85°C |
| CY2SSTV857LFI-32 <sup>[15]</sup>  | 40-pin QFN                 | Industrial, –40° to 85°C |
| CY2SSTV857LFI-32T <sup>[15]</sup> | 40-pin QFN-Tape and Reel   | Industrial, –40° to 85°C |
|                                   |                            |                          |



Figure 7. Actual Marking on the Device

- 13. Period jitter and half-period jitter specifications are separate specifications that must be met independently of each other.
  14. All differential input and output terminals are terminated with 120Ω/16 pF, as shown in *Figure 5*.
  15. The ordering part number differs from the marking on the actual device. See *Figure 7* for the actual marking on the device.



#### **Package Drawing and Dimension**



#### 40-lead QFN 6 x 6 MM LF40A



All product and company names mentioned in this document are the trademarks of their respective holders.



## **Document History Page**

Document Title: CY2SSTV857-32 Differential Clock Buffer/Driver DDR400/PC3200-Compliant, DDR400/PC3200-Compliant Document Number: 38-07557

| REV. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 128403  | 08/04/03   | RGL                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *A   | 129080  | 09/05/03   | RGL                | Changed the maximum operating frequency from 200 MHz to 250 MHz Added Industrial Temperature Range Changed the power supply from 2.5V to 2.6V Changed the supply voltage from 2.38, 2.5 and 2.63V to 2.3, 2.6 and 2.7V, respectively, in the DC Electrical Specifications table Changed the Fo value from 170 MHz to 200 MHz in the DC Electrical Specifications table Changed the Duty Cycle from 49.5 and 50.5 to 49 and 51% (60 to 170 MHz) Changed the Duty Cycle from 49 and 51 to 48 and 52% (101 to 170 MHz) Changed the half period jitter from 100 and 100 ps to 75 and 75 ps in the AC Electrical Specifications table |
| *B   | 130114  | 10/28/03   | RGL                | Corrected QFN pinouts in the block diagram and in the Pin Description table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *C   | 210076  | See ECN    | RGL                | Changed the Operating Frequency from 250 MHz to 230 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *D   | 259010  | See ECN    | RGL                | Changed Half Period Jitter and propagation delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |